## **Scholar Details:**

|      |                                      | Internal Scholars   |                 |                                                                                                                              |                                          |                                                                              |
|------|--------------------------------------|---------------------|-----------------|------------------------------------------------------------------------------------------------------------------------------|------------------------------------------|------------------------------------------------------------------------------|
| S.No | Candidate Name &<br>Designation      | Provisional Details |                 |                                                                                                                              |                                          | Present status of the PhD (Doing coursework/                                 |
|      |                                      | Year of Reg.        | Reg. No.        | Title of the Research Work                                                                                                   | No. of Paper Published in<br>Annexure- I | Comprehensive viva<br>completed/ Synopsis<br>submitted/<br>Thesis submitted) |
| 1.   | Ms.K.Saranya,<br>Assistant Professor | 06.06.201<br>6      | 1624469715<br>1 | ASIC implementation of Efficient reversible arithmetic processing units for signal processing and cryptographic applications |                                          | Comprehensive viva completed                                                 |